Part Number Hot Search : 
1N4003 PAH8011 ZUW64815 AT49BV SCS520S PM439 MCSOHT 74HC533
Product Description
Full Text Search
 

To Download MC14051BD Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2009 october, 2009 ? rev. 11 1 publication order number: mc14051b/d mc14051b, mc14052b, mc14053b analog multiplexers/demultiplexers the mc14051b, mc14052b, and mc14053b analog multiplexers are digitally ? controlled analog switches. the mc14051b effectively implements an sp8t solid state switch, the mc14052b a dp4t, and the mc14053b a triple spdt. all three devices feature low on impedance and very low off leakage current. control of analog signals up to the complete supply voltage range can be achieved. features ? triple diode protection on control inputs ? switch function is break before make ? supply voltage range = 3.0 vdc to 18 vdc ? analog voltage range (v dd ? v ee ) = 3.0 to 18 v note: v ee must be  v ss ? linearized transfer characteristics ? low ? noise ? 12 nv/ cycle , f 1.0 khz typical ? pin ? for ? pin replacement for cd4051, cd4052, and cd4053 ? for 4pdt switch, see mc14551b ? for lower r on , use the hc4051, hc4052, or hc4053 high ? speed cmos devices ? these are pb ? free devices maximum ratings (voltages referenced to v ss ) symbol parameter value unit v dd dc supply voltage range (referenced to v ee , v ss v ee ) ? 0.5 to +18.0 v v in , v out input or output voltage range (dc or transient) (referenced to v ss for control inputs and v ee for switch i/o) ? 0.5 to v dd + 0.5 v i in input current (dc or transient) per control pin +10 ma i sw switch through current 25 ma p d power dissipation per package (note 1) 500 mw t a ambient temperature range ? 55 to +125 c t stg storage temperature range ? 65 to +150 c t l lead temperature (8 ? second soldering) 260 c stresses exceeding maximum ratings may damage the device. maximum ratings are stress ratings only. functional operation above the recommended operating conditions is not implied. extended exposure to stresses above the recommended operating conditions may affect device reliability. 1. temperature derating: plastic ?p and d/dw? packages: ? 7.0 mw/  c from 65  c to 125  c this device contains protection circuitr y to guard against damage due to high static voltages or electric fields. however, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high ? impedance circuit. for proper operation, v in and v out should be constrained to the range v ss  (v in or v out )  v dd . unused inputs must always be tied to an appropriate logic voltage level (e.g., either v ss , v ee or v dd ). unused outputs must be left open. *for additional information on our pb ? free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. http://onsemi.com marking diagrams pdip ? 16 p suffix case 648 mc1405xbcp awlyywwg soic ? 16 d suffix case 751b tssop ? 16 dt suffix case 948f soeiaj ? 16 f suffix case 966 see detailed ordering and shipping information in the package dimensions section on p age 9 of this data sheet. ordering information 16 1 1405xbg awlyww 14 05xb alyw   1 1 16 1 1 16 1 mc1405xb alywg 1 16 x = 1, 2, or 3 a = assembly location wl, l = wafer lot y = year ww, w = work week g or  = pb ? free package (note: microdot may be in either location) 1
mc14051b, mc14052b, mc14053b http://onsemi.com 2 mc14051b 8 ? channel analog multiplexer/demultiplexer mc14052b dual 4 ? channel analog multiplexer/demultiplexer mc14053b triple 2 ? channel analog multiplexer/demultiplexer v dd = pin 16 v ss = pin 8 v ee = pin 7 note: control inputs referenced to v ss , analog inputs and outputs reference to v ee . v ee must be v ss . inhibit a b c x0 x1 x2 x3 x4 x5 x6 x7 x 4 2 5 1 12 15 14 13 9 10 11 6 controls switches in/out common out/in 3 4 2 5 1 11 15 14 12 9 10 6 controls switches in/out 13 3 commons out/in x y v dd = pin 16 v ss = pin 8 v ee = pin 7 3 5 1 2 13 12 9 10 11 6 controls switches in/out 14 15 4 x y z commons out/in v dd = pin 16 v ss = pin 8 v ee = pin 7 inhibit a b x0 x1 x2 x3 y0 y1 y2 y3 inhibit a b c x0 y0 y1 z0 z1 x1 pin assignment mc14051b mc14052b mc14053b 13 14 15 16 9 10 11 12 5 4 3 2 1 8 7 6 x3 x0 x1 x2 v dd c b a x7 x x6 x4 v ss v ee inh x5 13 14 15 16 9 10 11 12 5 4 3 2 1 8 7 6 x0 x x1 x2 v dd b a x3 y3 y y2 y0 v ss v ee inh y1 13 14 15 16 9 10 11 12 5 4 3 2 1 8 7 6 x0 x1 x y v dd c b a z z1 y0 y1 v ss v ee inh z0
mc14051b, mc14052b, mc14053b http://onsemi.com 3 electrical characteristics characteristic symbol v dd test conditions ? 55  c 25  c 125  c unit min max min typ (note 2) max min max supply requirements (voltages referenced to v ee ) power supply voltage range v dd ? v dd ? 3.0 v ss v ee 3.0 18 3.0 ? 18 3.0 18 v quiescent current per package i dd 5.0 10 15 control inputs: v in = v ss or v dd , switch i/o: v ee  v i/o  v dd , and  v switch  500 mv (note 3) ? ? ? 5.0 10 20 ? ? ? 0.005 0.010 0.015 5.0 10 20 ? ? ? 150 300 600  a total supply current (dynamic plus quiescent, per package i d(av) 5.0 10 15 t a = 25  c only (the channel component, (v in ? v out )/r on , is not included.) (0.07  a/khz) f + i dd typical (0.20  a/khz) f + i dd (0.36  a/khz) f + i dd  a control inputs ? inhibit, a, b, c (voltages referenced to v ss ) low ? level input voltage v il 5.0 10 15 r on = per spec, i off = per spec ? ? ? 1.5 3.0 4.0 ? ? ? 2.25 4.50 6.75 1.5 3.0 4.0 ? ? ? 1.5 3.0 4.0 v high ? level input voltage v ih 5.0 10 15 r on = per spec, i off = per spec 3.5 7.0 11 ? ? ? 3.5 7.0 11 2.75 5.50 8.25 ? ? ? 3.5 7.0 11 ? ? ? v input leakage current i in 15 v in = 0 or v dd ? 0.1 ? 0.00001 0.1 ? 1.0  a input capacitance c in ? ? ? ? 5.0 7.5 ? ? pf switches in/out and commons out/in ? x, y, z (voltages referenced to v ee ) recommended peak ? to ? peak voltage into or out of the switch v i/o ? channel on or off 0 v dd 0 ? v dd 0 v dd v pp recommended static or dynamic voltage across the switch (note 3) (figure 5)  v switch ? channel on 0 600 0 ? 600 0 300 mv output offset voltage v oo ? v in = 0 v, no load ? ? ? 10 ? ? ?  v on resistance r on 5.0 10 15  v switch  500 mv (note 3) v in = v il or v ih (control), and v in = 0 to v dd (switch) ? ? ? 800 400 220 ? ? ? 250 120 80 1050 500 280 ? ? ? 1200 520 300   on resistance between any two channels in the same package  r on 5.0 10 15 ? ? ? 70 50 45 ? ? ? 25 10 10 70 50 45 ? ? ? 135 95 65  off ? channel leakage current (figure 10) i off 15 v in = v il or v ih (control) channel to channel or any one channel ? 100 ? 0.05 100 ? 1000 na capacitance, switch i/o c i/o ? inhibit = v dd ? ? ? 10 ? ? ? pf capacitance, common o/i c o/i ? inhibit = v dd (mc14051b) (mc14052b) (mc14053b) ? ? ? ? ? ? ? ? ? 60 32 17 ? ? ? ? ? ? ? ? ? pf capacitance, feedthrough (channel off) c i/o ? ? pins not adjacent pins adjacent ? ? ? ? ? ? 0.15 0.47 ? ? ? ? ? ? pf 2. data labeled ?typ? is not to be used for design purposes, but is intended as an indication of the ic?s potential performance. 3. for voltage drops across the switch (  v switch ) > 600 mv ( > 300 mv at high temperature), excessive v dd current may be drawn, i.e. the current out of the switch may contain both v dd and switch input components. the reliability of the device will be unaffected unless the maximum ratings are exceeded. (see first page of this data sheet.)
mc14051b, mc14052b, mc14053b http://onsemi.com 4 electrical characteristics (note 4) (c l = 50 pf, t a = 25  c) (v ee  v ss unless otherwise indicated) characteristic symbol v dd ? v ee vdc typ (note 5) all types max unit propagation delay times (figure 6) switch input to switch output (r l = 1 k  ) mc14051 t plh , t phl = (0.17 ns/pf) c l + 26.5 ns t plh , t phl = (0.08 ns/pf) c l + 11 ns t plh , t phl = (0.06 ns/pf) c l + 9.0 ns t plh , t phl 5.0 10 15 35 15 12 90 40 30 ns mc14052 t plh , t phl = (0.17 ns/pf) c l + 21.5 ns t plh , t phl = (0.08 ns/pf) c l + 8.0 ns t plh , t phl = (0.06 ns/pf) c l + 7.0 ns 5.0 10 15 30 12 10 75 30 25 ns mc14053 t plh , t phl = (0.17 ns/pf) c l + 16.5 ns t plh , t phl = (0.08 ns/pf) c l + 4.0 ns t plh , t phl = (0.06 ns/pf) c l + 3.0 ns 5.0 10 15 25 8.0 6.0 65 20 15 ns inhibit to output (r l = 10 k  , v ee = v ss ) output ?1? or ?0? to high impedance, or high impedance to ?1? or ?0? level mc14051b t phz , t plz , t pzh , t pzl 5.0 10 15 350 170 140 700 340 280 ns mc14052b 5.0 10 15 300 155 125 600 310 250 ns mc14053b 5.0 10 15 275 140 110 550 280 220 ns control input to output (r l = 1 k  , v ee = v ss ) mc14051b t plh , t phl 5.0 10 15 360 160 120 720 320 240 ns mc14052b 5.0 10 15 325 130 90 650 260 180 ns mc14053b 5.0 10 15 300 120 80 600 240 160 ns second harmonic distortion (r l = 10k  , f = 1 khz) v in = 5 v pp ? 10 0.07 ? % bandwidth (figure 7) (r l = 50  , v in = 1/2 (v dd ? v ee ) p ? p, c l = 50pf 20 log (v out /v in ) = ? 3 db) bw 10 17 ? mhz off channel feedthrough attenuation (figure 7) r l = 1k  , v in = 1/2 (v dd ? v ee ) p ? p f in = 4.5 mhz ? mc14051b f in = 30 mhz ? mc14052b f in = 55 mhz ? mc14053b ? 10 ? 50 ? db channel separation (figure 8) (r l = 1 k  , v in = 1/2 (v dd ? v ee ) p ? p, f in = 3.0 mhz ? 10 ? 50 ? db crosstalk, control input to common o/i (figure 9) (r 1 = 1 k  , r l = 10 k  control t tlh = t thl = 20 ns, inhibit = v ss ) ? 10 75 ? mv 4. the formulas given are for the typical characteristics only at 25  c. 5. data labelled ?typ? is not lo be used for design purposes but in intended as an indication of the ic?s potential performance.
mc14051b, mc14052b, mc14053b http://onsemi.com 5 figure 1. switch circuit schematic in/out level converted control v dd v ee v dd v dd v dd out/in v ee in/out out/in control truth table control inputs on switches inhibit select c* b a mc14051b mc14052b mc14053b 0 0 0 0 x0 y0 x0 z0 y0 x0 0 0 01 x1 y1 x1 z0 y0 x1 0 0 10 x2 y2 x2 z0 y1 x0 0 0 11 x3 y3 x3 z0 y1 x1 0 1 0 0 x4 z1 y0 x0 0 1 01 x5 z1 y0 x1 0 1 10 x6 z1 y1 x0 0 1 11 x7 z1 y1 x1 1 x x x none none none *not applicable for mc14052 x = don?t care figure 3. mc14052b functional diagram figure 4. mc14053b functional diagram 16 v dd 8v ss 7v ee 13x 3y binary to 1-of-4 decoder with inhibit level converter inh6 a10 b9 x012 x114 x215 x311 y01 y15 y22 y34 binary to 1-of-2 decoder with inhibit level converter 16 v dd 8v ss 7v ee 14x 15y 4z inh6 a11 b10 c9 x012 x113 y02 y11 z05 z13 figure 2. mc14051b functional diagram inh6 a11 b10 c9 x013 x114 x215 x312 x41 x55 x62 x74 8v ss 7v ee 16 v dd 3x binary to 1-of-8 decoder with inhibit level converter
mc14051b, mc14052b, mc14053b http://onsemi.com 6 test circuits figure 5.  v across switch figure 6. propagation delay times, control and inhibit to output figure 7. bandwidth and off ? channel feedthrough attenuation figure 8. channel separation (adjacent channels used for setup) figure 9. crosstalk, control input to common o/i figure 10. off channel leakage control section of ic source v on switch pulse generator inh a b c r l c l v out v dd v ee v ee v dd inh a b c v ss v in r l c l = 50 pf v out v dd - v ee 2 inh a b c off on r l r l c l = 50 pf v out v in v dd - v ee 2 inh a b c r1 r l c l = 50 pf v out control section of ic off channel under test other channel(s) common v dd v ee v ee v dd v ee v dd note: see also figures 7 and 8 in the mc14016b data sheet. a, b, and c inputs used to turn on or off the switch under test. load
mc14051b, mc14052b, mc14053b http://onsemi.com 7 figure 11. channel resistance (r on ) test circuit v dd v ee = v ss 10 k v dd keithley 160 digital multimeter 1 k  range x-y plotter typical resistance characteristics figure 12. v dd = 7.5 v, v ee = ? 7.5 v figure 13. v dd = 5.0 v, v ee = ? 5.0 v r on , on resistance (ohms) 350 300 250 200 150 100 0 50 -8.0 -10 -6.0 -4.0 -2.0 0 0.2 4.0 6.0 8.0 10 v in , input voltage (volts) t a = 125 c 25 c -55 c r on , on resistance (ohms) 350 300 250 200 150 100 0 50 -8.0 -10 -6.0 -4.0 -2.0 0 0.2 4.0 6.0 8.0 10 v in , input voltage (volts) t a = 125 c 25 c -55 c figure 14. v dd = 2.5 v, v ee = ? 2.5 v r on , on resistance (ohms) 700 600 500 400 300 200 0 100 -8.0 -10 -6.0 -4.0 -2.0 0 0.2 4.0 6.0 8.0 10 v in , input voltage (volts) t a = 125 c 25 c -55 c figure 15. comparison at 25 c, v dd = ? v ee r on , on resistance (ohms) 350 300 250 200 150 100 0 50 -8.0 -10 -6.0 -4.0 -2.0 0 0.2 4.0 6.0 8.0 10 v in , input voltage (volts) t a = 25 c v dd = 2.5 v 5.0 v 7.5 v
mc14051b, mc14052b, mc14053b http://onsemi.com 8 applications information figure a illustrates use of the on ? chip level converter detailed in figures 2, 3, and 4. the 0 ? to ? 5 v digital control signal is used to directly control a 9 v p ? p analog signal. the digital control logic levels are determined by v dd and v ss . the v dd voltage is the logic high voltage; the v ss voltage is logic low . for the example, v dd = + 5 v = logic high at the control inputs; v ss = gnd = 0 v = logic low. the maximum analog signal level is determined by v dd and v ee . the v dd voltage determines the maximum recommended peak above v ss . the v ee voltage determines the maximum swing below v ss . for the example, v dd ? v ss = 5 v maximum swing above v ss ; v ss ? v ee = 5 v maximum swing below v ss . the example shows a 4.5 v signal which allows a 1/2 volt margin at each peak. if voltage transients above v dd and/or below v ee are anticipated on the analog channels, external diodes (dx) are recommended as shown in figure b. these diodes should be small signal types able to absorb the maximum anticipated current surges during clipping. the absolute maximum potential difference between v dd and v ee is 18.0 v. most parameters are specified up to 15 v which is the recommended maximum difference between v dd and v ee . balanced supplies are not required. however, v ss must be greater than or equal to v ee . for example, v dd = + 10 v, v ss = + 5 v, and v ee ? 3 v is acceptable. see the table below. figure a. application example +5 v -5 v v dd v ss v ee 9 v p-p analog signal 0-to-5 v digital control signals switch i/o inhibit, a, b, c common o/i 9 v p-p analog signal + 4.5 v ? 4.5 v gnd +5 v external cmos digital circuitry mc14051b mc14052b mc14053b figure b. external germanium or schottky clipping diodes v dd v dd v ee v ee d x d x d x d x analog i/o common o/i ????????????????????????? ????????????????????????? possible supply connections ???? ???? ???? ???? ????? ????? ????? ????? ???? ???? ???? ???? ??????? ??????? ??????? ??????? ????????? ????????? ????????? ????????? ???? ???? + 8 ????? ????? ???? ???? ??????? ??????? ????????? ????????? ???? ???? ????? ????? ???? ???? ??????? ??????? ????????? ????????? ???? ???? ????? ????? ???? ???? ??????? ??????? ????????? ????????? ???? ???? ????? ????? ???? ???? ??????? ??????? ????????? ????????? ???? ???? ????? ????? ???? ???? ??????? ??????? ????????? ?????????
mc14051b, mc14052b, mc14053b http://onsemi.com 9 ordering information device package shipping ? mc14051bcpg pdip ? 16 (pb ? free) 500 units / rail MC14051BDg soic ? 16 (pb ? free) 48 units / rail MC14051BDr2g soic ? 16 (pb ? free) 2500 / tape & reel MC14051BDtr2g tssop ? 16* 2500 / tape & reel mc14051bfg soeiaj ? 16 (pb ? free) 50 units / rail mc14051bfelg soeiaj ? 16 (pb ? free) 2000 / tape & reel mc14052bcpg pdip ? 16 (pb ? free) 500 units / rail mc14052bdg soic ? 16 (pb ? free) 48 units / rail mc14052bdr2g soic ? 16 (pb ? free) 2500 / tape & reel mc14052bdtr2g tssop ? 16* 2500 / tape & reel mc14052bfg soeiaj ? 16 (pb ? free) 50 units / rail mc14052bfelg soeiaj ? 16 (pb ? free) 2000 / tape & reel mc14053bcpg pdip ? 16 (pb ? free) 500 units / rail mc14053bdg soic ? 16 (pb ? free) 48 units / rail mc14053bdr2g soic ? 16 (pb ? free) 2500 / tape & reel mc14053bdtr2g tssop ? 16* 2500 / tape & reel mc14053bfg soeiaj ? 16 (pb ? free) 50 units / rail mc14053bfelg soeiaj ? 16 (pb ? free) 2000 / tape & reel ?for information on tape and reel specifications, including part orientation and tape sizes, please refer to our tape and reel packaging specifications brochure, brd8011/d. *this package is inherently pb ? free.
mc14051b, mc14052b, mc14053b http://onsemi.com 10 package dimensions pdip ? 16 p suffix plastic dip package case 648 ? 08 issue t notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: inch. 3. dimension l to center of leads when formed parallel. 4. dimension b does not include mold flash. 5. rounded corners optional. ? a ? b f c s h g d j l m 16 pl seating 18 9 16 k plane ? t ? m a m 0.25 (0.010) t dim min max min max millimeters inches a 0.740 0.770 18.80 19.55 b 0.250 0.270 6.35 6.85 c 0.145 0.175 3.69 4.44 d 0.015 0.021 0.39 0.53 f 0.040 0.70 1.02 1.77 g 0.100 bsc 2.54 bsc h 0.050 bsc 1.27 bsc j 0.008 0.015 0.21 0.38 k 0.110 0.130 2.80 3.30 l 0.295 0.305 7.50 7.74 m 0 10 0 10 s 0.020 0.040 0.51 1.01     soic ? 16 d suffix plastic soic package case 751b ? 05 issue k notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimensions a and b do not include mold protrusion. 4. maximum mold protrusion 0.15 (0.006) per side. 5. dimension d does not include dambar protrusion. allowable dambar protrusion shall be 0.127 (0.005) total in excess of the d dimension at maximum material condition. 18 16 9 seating plane f j m r x 45  g 8 pl p ? b ? ? a ? m 0.25 (0.010) b s ? t ? d k c 16 pl s b m 0.25 (0.010) a s t dim min max min max inches millimeters a 9.80 10.00 0.386 0.393 b 3.80 4.00 0.150 0.157 c 1.35 1.75 0.054 0.068 d 0.35 0.49 0.014 0.019 f 0.40 1.25 0.016 0.049 g 1.27 bsc 0.050 bsc j 0.19 0.25 0.008 0.009 k 0.10 0.25 0.004 0.009 m 0 7 0 7 p 5.80 6.20 0.229 0.244 r 0.25 0.50 0.010 0.019 
mc14051b, mc14052b, mc14053b http://onsemi.com 11 package dimensions tssop ? 16 dt suffix plastic tssop package case 948f ? 01 issue b ??? ??? dim min max min max inches millimeters a 4.90 5.10 0.193 0.200 b 4.30 4.50 0.169 0.177 c ??? 1.20 ??? 0.047 d 0.05 0.15 0.002 0.006 f 0.50 0.75 0.020 0.030 g 0.65 bsc 0.026 bsc h 0.18 0.28 0.007 0.011 j 0.09 0.20 0.004 0.008 j1 0.09 0.16 0.004 0.006 k 0.19 0.30 0.007 0.012 k1 0.19 0.25 0.007 0.010 l 6.40 bsc 0.252 bsc m 0 8 0 8 notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimension a does not include mold flash. protrusions or gate burrs. mold flash or gate burrs shall not exceed 0.15 (0.006) per side. 4. dimension b does not include interlead flash or protrusion. interlead flash or protrusion shall not exceed 0.25 (0.010) per side. 5. dimension k does not include dambar protrusion. allowable dambar protrusion shall be 0.08 (0.003) total in excess of the k dimension at maximum material condition. 6. terminal numbers are shown for reference only. 7. dimension a and b are to be determined at datum plane -w-.  section n ? n seating plane ident. pin 1 1 8 16 9 detail e j j1 b c d a k k1 h g ? u ? s u 0.15 (0.006) t s u 0.15 (0.006) t s u m 0.10 (0.004) v s t 0.10 (0.004) ? t ? ? v ? ? w ? 0.25 (0.010) 16x ref k n n 7.06 16x 0.36 16x 1.26 0.65 dimensions: millimeters 1 pitch soldering footprint
mc14051b, mc14052b, mc14053b http://onsemi.com 12 package dimensions soeiaj ? 16 f suffix plastic eiaj soic package case 966 ? 01 issue a h e a 1 dim min max min max inches --- 2.05 --- 0.081 millimeters 0.05 0.20 0.002 0.008 0.35 0.50 0.014 0.020 0.10 0.20 0.007 0.011 9.90 10.50 0.390 0.413 5.10 5.45 0.201 0.215 1.27 bsc 0.050 bsc 7.40 8.20 0.291 0.323 0.50 0.85 0.020 0.033 1.10 1.50 0.043 0.059 0 0.70 0.90 0.028 0.035 --- 0.78 --- 0.031 a 1 h e q 1 l e  10  0  10  l e q 1  notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimensions d and e do not include mold flash or protrusions and are measured at the parting line. mold flash or protrusions shall not exceed 0.15 (0.006) per side. 4. terminal numbers are shown for reference only. 5. the lead width dimension (b) does not include dambar protrusion. allowable dambar protrusion shall be 0.08 (0.003) total in excess of the lead width dimension at maximum material condition. dambar cannot be located on the lower radius or the foot. minimum space between protrusions and adjacent lead to be 0.46 ( 0.018). m l detail p view p c a b e m 0.13 (0.005) 0.10 (0.004) 1 16 9 8 d z e a b c d e e l m z on semiconductor and are registered trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to mak e changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for an y particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including wi thout limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/or specifications can and do vary in different application s and actual performance may vary over time. all operating parameters, including ?typicals? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its of ficers, employees, subsidiaries, af filiates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, direct ly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyright laws and is not for resale in any manner. mc14051b/d publication ordering information n. american technical support : 800 ? 282 ? 9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81 ? 3 ? 5773 ? 3850 literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303 ? 675 ? 2175 or 800 ? 344 ? 3860 toll free usa/canada fax : 303 ? 675 ? 2176 or 800 ? 344 ? 3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your local sales representative


▲Up To Search▲   

 
Price & Availability of MC14051BD

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X